# **Tutorial 5**

Name: Nour-aldin Ibrahim Ahmed Elbadawy

ID: 2018-13394

### full adder

#### code

```
-- Full Adder in VHDL
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic arith.all;
entity c_adder is
     Port ( num1 : in STD_LOGIC_vector(3 downto 0);
             num2 : in STD_LOGIC_vector(3 downto 0);
             Sum : out STD_LOGIC_vector(3 downto 0);
             carry : out STD_LOGIC);
end c_adder;
architecture Behavioral of c_adder is
signal c0,c1,c2,c3 : std_logic := '0';
begin
     -- first full adder
    Sum(0) <= num1(0) XOR num2(0); --sum calculation</pre>
     c0 <= num1(0) and num2(0); --carry calculation</pre>
     -- second full adder
    Sum(1) <= num1(1) XOR num2(1) XOR c0; --sum calculation</pre>
     c1 \leftarrow (num1(1) \text{ and } num2(1)) \text{ or } (num1(1) \text{ and } c0) \text{ or } (num2(1) \text{ and } c0); --carry
calculation
     -- third full adder
     Sum(2) <= num1(2) XOR num2(2) XOR c1; --sum calculation</pre>
     c2 \leftarrow (num1(2) \text{ and } num2(2)) \text{ or } (num1(2) \text{ and } c1) \text{ or } (num2(2) \text{ and } c1); --carry
calculation
     -- fourth full adder
     Sum(3) <= num1(3) XOR num2(3) XOR c2; --sum calculation</pre>
     c3 \leftarrow (num1(3) \text{ and } num2(3)) \text{ or } (num1(3) \text{ and } c2) \text{ or } (num2(3) \text{ and } c2); --carry
```

```
calculation

-- final carry assignment
   Carry <= c3;
end Behavioral;</pre>
```

### **RTL**



## Waveform



# Multiplication

#### code

```
-- Multipilcation in VHDL
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity multi is
    Port ( a : in STD_LOGIC_vector(3 downto 0);
           b : in STD_LOGIC_vector(3 downto 0);
           output1 : out STD_LOGIC_vector(7 downto 0)
           );
end multi;
architecture Behavioral of multi is
signal ua: unsigned ( 3 downto 0);
signal ub: unsigned ( 3 downto 0);
signal uc: unsigned ( 7 downto 0);
begin
        --unsigned multiplication
    ua <= unsigned(a);</pre>
    ub <= unsigned(b);</pre>
    uc <= ua * ub;
    output1 <= std_logic_vector(uc);</pre>
end Behavioral;
```

#### **RTL**



## Waveform

